Block Diagram; Figure 1.1 Block Diagram - Hitachi H8/3062 Hardware Manual

Single-chip microcomputer h8/3062 series; h8/3062b series; h8/3062f-ztat series; h8/3064f-ztat series
Hide thumbs Also See for H8/3062:
Table of Contents

Advertisement

1.2

Block Diagram

Figure 1.1 shows an internal block diagram.
MD
2
MD
1
MD
0
EXTAL
XTAL
STBY
RES
*1
RESO/FWE
NMI
φ/P6
7
LWR/P6
6
HWR/P6
5
RD/P6
4
AS/P6
3
BACK/P6
2
BREQ/P6
1
WAIT/P6
0
CS
/P8
0
4
ADTRG/CS
/IRQ
/P8
1
3
3
CS
/IRQ
/P8
2
2
2
CS
/IRQ
/P8
3
1
1
IRQ
/P8
0
0
Notes: *1 Functions as RESO in the on-chip mask ROM versions, and as FWE in the on-chip flash memory versions.
*2 The H8/3064F-ZTAT B-mask version, H8/3062F-ZTAT B-mask version, H8/3064 mask ROM B-mask version,
H8/3062 mask ROM B-mask version, H8/3061 mask ROM B-mask version, and H8/3060 mask ROM B-mask
version have a V
Interrupt controller
ROM
(mask ROM or
flash memory)
RAM
16-bit timer unit
8-bit timer unit
Programmable
timing pattern
controller (TPC)
Port B
pin, and require the connection of an external capacitor.
CL

Figure 1.1 Block Diagram

Port 3
Address bus
Data bus (upper)
Data bus (lower)
H8/300H CPU
Watchdog timer
(WDT)
Serial communication
interface
×
(SCI)
2 channels
A/D converter
D/A converter
Port A
Port 4
P5 /A
3
19
P5 /A
2
18
P5 /A
1
17
P5 /A
0
16
P2 /A
7
15
P2 /A
6
14
P2 /A
5
13
P2 /A
4
12
P2 /A
3
11
P2 /A
2
10
P2 /A
1
9
P2 /A
0
8
P1 /A
7
7
P1 /A
6
6
P1 /A
5
5
P1 /A
4
4
P1 /A
3
3
P1 /A
2
2
P1 /A
1
1
P1 /A
0
0
P9 /SCK /IRQ
5
P9 /SCK /IRQ
4
P9 /RxD
3
P9 /RxD
2
P9 /TxD
1
P9 /TxD
0
Port 7
1
5
0
4
1
0
1
0
7

Advertisement

Table of Contents
loading

Table of Contents