Hitachi SH7750 series Hardware Manual page 445

Superh risc engine
Hide thumbs Also See for SH7750 series:
Table of Contents

Advertisement

Bit 7—Transmit Mode (TM): Specifies the bus mode for transfer.
Bit 7: TM
0
1
Setting possible with DTR format [57:55] (MD bits)
Bits 6 to 4—Transmit Size 2 to 0 (TS2–TS0): These bits specify the transfer data size.
Bit 6: TS2
Bit 5: TS1
0
0
1
1
0
Setting possible with DTR format [63:61] (SZ bits)
Bit 3—Reserved: This bit is always read as 0, and should only be written with 0.
Bit 2—Interrupt Enable (IE): When this bit is set to 1, an interrupt request (DMTE) is generated
after the number of data transfers specified in DMATCR (when TE = 1).
Bit 2: IE
0
1
Rev. 4.0, 04/00, page 434 of 850
Description
Cycle steal mode
Burst mode
Bit 4: TS0
0
1
0
1
0
Description
Interrupt request not generated after number of transfers specified in
DMATCR
Interrupt request generated after number of transfers specified in DMATCR
Description
Quadword size (64-bit) specification(Initial value)
Byte size (8-bit) specification
Word size (16-bit) specification
Longword size (32-bit) specification
32-byte block transfer specification
(Initial value) (CHCR0 only fixed in DDT mode)
(Initial value)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750sSh7750

Table of Contents