Hitachi SH7750 series Hardware Manual page 403

Superh risc engine
Hide thumbs Also See for SH7750 series:
Table of Contents

Advertisement

Tm1
Tmd1w
Tmd1w
Tmd1
CKIO
/
D63–D0
A
D0
RD/
DACKn
(DA)
Figure 13.55 MPX Interface Timing 4
(Single Write, AnW = 1, One External Wait Inserted, Bus Width: 64 Bits)
Rev. 4.0, 04/00, page 392 of 850

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750sSh7750

Table of Contents