Serial Control Register (Scscr1) - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

Bit 2—Multiprocessor Mode (MP): Selects a multiprocessor format. When a multiprocessor
format is selected, the PE bit and O/
valid in asynchronous mode; it is invalid in synchronous mode.
For details of the multiprocessor communication function, see section 15.3.3, Multiprocessor
Communication Function.
Bit 2: MP
0
1
Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the on-
chip baud rate generator. The clock source can be selected from P
according to the setting of bits CKS1 and CKS0.
For the relation between the clock source, the bit rate register setting, and the baud rate, see
section 15.2.9, Bit Rate Register (SCBRR1).
Bit 1: CKS1
Bit 0: CKS0
0
0
1
1
0
1
Note: P  : Peripheral clock
15.2.6

Serial Control Register (SCSCR1)

Bit:
7
TIE
Initial value:
0
R/W:
R/W
The SCSCR1 register performs enabling or disabling of SCI transfer operations, serial clock
output in asynchronous mode, and interrupt requests, and selection of the serial clock source.
SCSCR1 can be read or written to by the CPU at all times.
SCSCR1 is initialized to H'00 by a power-on reset or manual reset, in standby mode, and in the
module standby state.

bit parity settings are invalid. The MP bit setting is only
Description
Multiprocessor function disabled
Multiprocessor format selected
Description
P  clock
P  /4 clock
P  /16 clock
P  /64 clock
6
5
RIE
TE
0
0
R/W
R/W


, P
4
3
RE
MPIE
TEIE
0
0
R/W
R/W
Rev. 3.0, 04/02, page 577 of 1064
(Initial value)


/4, P
/16, and P
/64,
(Initial value)
2
1
CKE1
CKE0
0
0
R/W
R/W
R/W
0
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents