Hitachi SH7751 Hardware Manual page 879

Superh risc engine
Table of Contents

Advertisement

This register can be written to only when bits 31 to 24 are H'A5.
Always set bit 0 (CFINIT) to 1 on completion of PCIC register initialization.
Bits 31 to 10—Reserved: These bits are always read as 0. When writing, write H'A5 to bits 31 to
24, and 0 to others.
Bit 9—Target Read Single Buffer (TRDSGL): This bit specifies whether one target read buffer
(32 bytes) or two target read buffers (64 bytes) are used for target memory read access to the
PCIC. When two target read buffers faces are used, the data from two buffers are read via the local
bus in advanced.
Bit 9: TRDSGL
0
1
Bit 8—Data Byte Swap (BYTESWAP): Specifies whether the data byte is swapped when the
PCIC performs PIO transfer.
Bit 8: BYTESWAP
0
1
Note: For details, refer to section 22.4, Endians.
Bit 7—PCI Signal Pull-up (PCIUP): Controls the pull-up resistance of the PCI signal. Regarding
the pins that are subject to pull-up, refer to Table 22.1. Regarding the pull-up control provided
 
when the
/MD9,
port control register (PCIPCTR).
Bit 7: PCIUP
0
1
Bit 6—Bus Master Arbitration (BMABT): Controls the PCI bus arbitration mode of the PCIC
when the PCIC is operating as the host. When the PCIC is non-host, the value of this bit is
ignored.
Bit 6: BMABT
0
1
Rev. 3.0, 04/02, page 840 of 1064
Description
Use 2 target read buffers
Use 1 target read buffer only
Description
Send data as-is
Swap data byte before sending
 
/MD10 or
Description
Pull-up
No pull-up
Description
Fixed priority order (device 0 (PCIC) > device 1 > device 2 > device 3 >
device 4)
Pseudo round-ribbon (The priority level of the device with bus privileges is
set lowest at the next access.)
 
is used as a port, refer to the section on
(Initial value)
(Initial value)
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents