Hitachi F-ZTAT H8/3039 Series Hardware Manual page 275

Single-chip microcomputer
Table of Contents

Advertisement

Timing of Disabling of ITU Output by External Trigger: If the XTGD bit is cleared to 0 in
TOCR in reset-synchronized PWM mode or complementary PWM mode, when an input capture A
signal occurs in channel 1, the master enable bits are cleared to 0 in TOER, disabling ITU output.
Figure 8-55 shows the timing.
ø
TIOCA
pin
1
Input capture
signal
TOER
ITU output
pins
N: Arbitrary setting (H'C1 to H'FF)
Figure 8-55 Timing of Disabling of ITU Output by External Trigger (Example)
Timing of Output Inversion by TOCR: The output levels in reset-synchronized PWM mode and
complementary PWM mode can be inverted by inverting the output level select bits (OLS4 and
OLS3) in TOCR. Figure 8-56 shows the timing.
ø
Address
TOCR
ITU output pin
Figure 8-56 Timing of Inverting of ITU Output Level by Writing to TOCR (Example)
N
H'C0
ITU output
ITU output
T
1
N
I/O port
Generic
ITU output
input/output
T
T
2
3
TOCR address
H'C0
ITU output
I/O port
Generic
input/output
Inverted
265

Advertisement

Table of Contents
loading

This manual is also suitable for:

F-ztat h8/3039F-ztat h8/3038F-ztat h8/3037F-ztat h8/3036

Table of Contents