Hitachi SH7750 series Hardware Manual page 488

Superh risc engine
Hide thumbs Also See for SH7750 series:
Table of Contents

Advertisement

• 7'$&.
7'$&.
7'$&.: Reply strobe signal for external device from DMAC
7'$&.
In the case of a read cycle, the SH7750 Series asserts 7'$&. in the same cycle in which valid
read data is carried. In the case of a write cycle, the SH7750 Series asserts 7'$&. two cycles
before the valid write data output cycle.
• ID1, ID0: Channel number notification signals
 00: Channel 0 (means demand data transfer)
 01: Channel 1
 10: Channel 2
 11: Channel 3
Data Transfer Request Format
63 61 60 59
57
SZ
ID
R/W
The data transfer request format (DTR format) consists of 64 bits, with connection to D[63:0]. In
the case of normal data transfer mode (channel 0, except channel 0) and the handshake protocol
using the data bus, the transfer data size, read/write access, channel number, transfer request
mode, number of transfers, and transfer source or transfer destination address are specified. A
specification in bits 47–32 is invalid.
In the SH7750, only single address mode can be set in normal data transfer mode (channel 0).
With the DTR format, DS = (0: MD = 10, 11, 1: MD = 01), RL = 0, AL = 0, DM[1:0] = 01,
SM[1:0] = 01, RS[3:0] = (0010: R/W = 0, 0011: R/W = 1), TM = (0: MD = 11, 1: MD = 01, 10),
TS[2:0] = (SZ), and IE = 0 settings are made in DMA channel control register 0, COUNT is set in
transfer count register 0, and ADDRESS is set in source/destination address register 0. Therefore,
in DDT mode, the above control registers cannot be written to by the CPU, but can be read.
In the SH7750S, DMAC control registers CHCR0, SAR0, DAR0, and DMATCR0 can be written
to and read by the CPU even in normal data transfer mode (channel 0). Caution is necessary in this
case, as a DMAC control register written to by the CPU will be overwritten by a subsequent
transfer request (MD[1:0] = 01, 10, or 11) using the DTR format.
Bits 63 to 61: Transmit Size (SZ2–SZ0)
• 000: Byte size (8-bit) specification
• 001: Word size (16-bit) specification
• 010: Longword size (32-bit) specification
55
MD
COUNT
Figure 14.25 Data Transfer Request Format
48
31
(Reserved)
ADDRESS
Rev. 4.0, 04/00, page 477 of 850
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750sSh7750

Table of Contents