Transmission Operations (Operating Mode 0, 1, 2, And 3) - Fujitsu F2MC-8L F202RA Hardware Manual

F2mc-8l 8-bit microcontroller
Hide thumbs Also See for F2MC-8L F202RA:
Table of Contents

Advertisement

CHAPTER 13 UART
13.6.1

Transmission Operations (Operating Mode 0, 1, 2, and 3)

When writing data to be transmitted into the SODR register after reading the SSD
register sends the data written into the SODR register to the transmission shift register,
parallel-serial conversion then starts. The data converted is output at the serial data
output pin from the lowest bit in sequence (with LSB first). When the next data becomes
writable, "1" is set to the TDRE bit, then an interrupt request to the CPU is generated if
the transmission interrupt is allowed (SSD: TIE = 1).
Transmission Operations in Operating Mode is 0, 1, 2, or 3
Figure 13.6-3 shows the transmission operations when operating mode is 1, parity is not used, and the
number of stop bits is "1".
Figure 13.6-3 Transmission Operations in Operating Mode 0, 1, 2, or 3
SSD read
SODR write
(interrupt processing
routine)
TDRE
Transmission interrupt
Sent to the transmission shift register
Data transmitted
306
Transmission buffer full
0
1
2
START
Sent to the transmission shift register
3
4
5
6
7
STOP
START

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

F2mc-8l mb89202Mb89202/f202ra series

Table of Contents