Hitachi SH7750 Programming Manual page 164

High-performance risc engine superh (sh) 32-bit risc mcu/mpu series
Hide thumbs Also See for SH7750:
Table of Contents

Advertisement

1. General Pipeline
I
• Instruction fetch • Instruction
2. General Load/Store Pipeline
I
• Instruction fetch • Instruction
3. Special Pipeline
I
• Instruction fetch • Instruction
4. Special Load/Store Pipeline
I
• Instruction fetch • Instruction
5. Floating-Point Pipeline
I
• Instruction fetch • Instruction
6. Floating-Point Extended Pipeline
I
• Instruction fetch • Instruction
7. FDIV/FSQRT Pipeline
Rev. 2.0, 03/99, page 150 of 396
D
• Operation
decode
• Issue
• Register read
• Destination address calculation
for PC-relative branch
D
• Address
decode
calculation
• Issue
• Register read
D
• Operation
decode
• Issue
• Register read
D
• Address
decode
calculation
• Issue
• Register read
D
• Computation 1
decode
• Issue
• Register read
D
• Computation 0
decode
• Issue
• Register read
Computation: Takes several cycles
Figure 8.1 Basic Pipelines
EX
NA
• Non-memory
data access
MA
EX
• Memory data
access
NA
SX
• Non-memory
data access
MA
SX
• Memory data
access
F1
F2
• Computation 2
F0
F1
• Computation 1
F3
S
• Write-back
S
• Write-back
S
• Write-back
S
• Write-back
FS
• Computation 3
• Write-back
F2
• Computation 2
• Computation 3
• Write-back
FS

Advertisement

Table of Contents
loading

Table of Contents