32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
APB Clock Control Register 0 – APBCCR0
This register specifies clock enable bits of APB peripherals.
Offset:
0x02C
Reset value: 0x0000_0000
31
Reserved
Type/Reset
23
Type/Reset
15
EXTIEN
Type/Reset
RW
0 RW
7
Reserved
Type/Reset
Bits
Field
[29]
LEDCEN
[15]
EXTIEN
[14]
AFIOEN
[13]
UR3EN
[12]
UR2EN
[11]
UR1EN
[10]
UR0EN
Rev. 1.00
30
29
28
LEDC
RW
0
22
21
20
14
13
12
AFIOEN
UR3EN
UR2EN
0 RW
0 RW
6
5
SPI1EN
SPI0EN
RW
0 RW
Descriptions
LED Controller Clock Enable
0: LEDC clock is disabled
1: LEDC clock is enabled
Set and reset by software.
External Interrupt Clock Enable
0: EXTI clock is disabled
1: EXTI clock is enabled
Set and reset by software.
Alternate Function I/O Clock Enable
0: AFIO clock is disabled
1: AFIO clock is enabled
Set and reset by software.
UART3 Clock Enable
0: UART3 clock is disabled
1: UART3 clock is enabled
Set and reset by software.
This bit is only available for the HT32F54243/HT32F54253 devices.
UART2 Clock Enable
0: UART2 clock is disabled
1: UART2 clock is enabled
Set and reset by software.
This bit is only available for the HT32F54243/HT32F54253 devices.
UART1 Clock Enable
0: UART1 clock is disabled
1: UART1 clock is enabled
Set and reset by software.
UART0 Clock Enable
0: UART0 clock is disabled
1: UART0 clock is enabled
Set and reset by software.
100 of 576
27
26
Reserved
19
18
Reserved
11
10
UR1EN
UR0EN
0 RW
0 RW
4
3
2
Reserved
I2C2EN
0
RW
25
24
17
16
9
8
USR1EN
USR0EN
0 RW
0 RW
0
1
0
I2C1EN
I2C0EN
0 RW
0 RW
0
January 28, 2022
Need help?
Do you have a question about the HT32F54231 and is the answer not in the manual?
Questions and answers