Register Addressing - NEC mPD789426 Series User Manual

8-bit single-chip
Table of Contents

Advertisement

3.3.3 Table indirect addressing
[Function]
Table contents (branch destination address) of the particular location to be addressed by the lower 5-bit
immediate data of an instruction code from bit 1 to bit 5 are transferred to the program counter (PC) and
branched.
This function is carried out when the CALLT [addr5] instruction is executed. The instruction enables a branch
to any location in the memory space by referring to the addresses stored in the memory table at 40H to 7FH.
[Illustration]
Effective address + 1

3.3.4 Register addressing

[Function]
The register pair (AX) contents to be specified with an instruction word are transferred to the program counter
(PC) and branched.
This function is carried out when the BR AX instruction is executed.
[Illustration]
70
CHAPTER 3 CPU ARCHITECTURE
7
6
Instruction code
0
1
15
Effective address
0
0
7
15
PC
7
rp
15
PC
User's Manual U15075EJ1V0UM00
5
1
0
ta
0
4–0
8
7
0
0
0
0
0
0
0
Memory (Table)
0
Low Addr.
High Addr.
8
7
0
7
A
8
7
6
5
1
0
1
0
0
0
X
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mpd789436 seriesMpd789446 seriesMpd789456 seriesMpd789425Mpd789445Mpd789426 ... Show all

Table of Contents