Sanyo DCS-AVD8501 Service Manual page 52

Table of Contents

Advertisement

IC BLOCK DIAGRAM & DESCRIPTION
IC806,807 EM636165TS,KM416S1120DT,K4S161622D (1 Mega x 16 Synchronous DRAM)
Pin
CLK
System Clock
CS
Chip Select
CKE
Clock Enable
A0~A10/AP
Address
BA
Bank Select Address
RAS
Row Address Strobe
CAS
Column Address Strobe
WE
Write Enable
L(U)DQM
Data Input/Output Mask
DQ0~15
Data Input/Output
V
/V
Power Supply/Ground
DD
SS
V
/V
Data Output Power/Ground
DDQ
SSQ
No Connection/
N.C/RFU
Reserved for Future Use
IC811 PQ025EZ01ZPN (Low Voltage Operation Low
Power-Loss VoltageRegulators)
1
2
3
4
5
Name
Active on the positive going edge to sample all inputs.
Disables or enable device operation by masking or enabling all inputs except
CLK,CKE and L(U)DQM
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least ono cycle prior to new command.
Disable input buffers for power down in standby.
Row / column addresses are multiplexed on the same pins.
Row address : RA0~RA10, column address : CA0~CA7
Selects bank to be actiaeted during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses no the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in standing from CAS, WE active.
Makes data output Hi-Z, t
Blocks data input when L(U)DQM ctive.
Data inputs/outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to probide improved noise
immunity.
This pin is recommended to be left No Connection on the device.
1
3
Specific IC
2
5
1 DC input (V
)
IN
2 ON/OFF control terminal (V
)
C
3 DC output (V
)
O
4 NC
5 GND
Input Function
after the clock and masks the output.
SHZ
IC812 PST3627UR (Monolithic IC)
V
2
DD
Vref
GND
1
GND 1
4
OUT
V
2
3
C
DD
D
- 67 -
R
D
3
C
D
PIN No.
PIN NAME
FUNCTIONS
1
GND
GND Pin
2
V
V
Pin / Voltage Detect Pin
DD
DD
3
C
Capacitor Connect Pin with Delay
D
4
OUT
Reset Signal Output Pin
4
OUT

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Avd-8501

Table of Contents