Service Manual Model #: VIZIO L42HDTV10A VIZIO GV42L HDTV V, Inc 320A Kalmus Drive Costa Mesa, CA 92626 TEL : +714-668-0588 FAX :+714-668-9099 Top Confidential...
11. Spare parts list 11-1 12-1. Complete Parts List (L42 HDTV10A _LG) 12-1 12-2. Complete Parts List (GV42L HDTV_LG) 12-2 Appendix 1. Main Board Circuit Diagram 2. Main Board PCB Layout 3. Assembly Explosion Drawing Block Diagram VIZIO L42HDTV10A,GV42L HDTV Service Manual...
Page 3
Use a power cable that is properly grounded. Always use the AC cords as follows – USA (UL); Canada (CSA); Germany (VDE); Switzerland (SEV); Britain (BASEC/BS); Japan (Electric Appliance Control Act); or an AC cord that meets the local safety standards. VIZIO L42HDTV10A,GV42L HDTV Service Manual...
Chapter 1 Features 1. Built in TV channel selector for TV viewing. 2. Simulatnueous display of PC and TV images. 3. Connectable to PC’s analog RGB port . 4. Built in S-video, HDTV, composite video, HDMI and TV out. 5. Built in auto adjust function for automatic adjument of screen display. 6.
Page 7
(6) Do not touch, push or rub the exposed polarizes with glass, tweezers or anything harder than HB pencil lead. And please do not rub with dust clothes with chemical treatment. Do not touch the surface of polarizer for bare hand or greasy cloth.(Some cosmetics are detrimental to the polarizer.) (7) When the surface becomes dusty, please wipe gently with absorbent cotton or other soft materials like chamois soaks with petroleum benzene.
Page 8
9-3. HANDLING PRECAUTIONS FOR PROTECTION (1) The protection film is attached to the bezel with a small masking tape. When the protection film is peeled off, static electricity is generated between the film and polarizer. This should be peeled off slowly and carefully by people who are electrically grounded and with well ion-blown equipment or in such a condition, etc.
Chapter 3 On Screen Display Main unit button Power MENU VOL + VOL - Input TV Source A. Picture Adjust a. Picture Mode (Standard/Movie /Game / Custom) b. Backlight (0~100) c. Contrast (0~100) d. Brightness (0~100) e. Color (saturation)(0~100) f. Tint (hue) (0~100) g.
C. Special Features a. Language (English/Français/Espa ol) b. Sleep Timer (OFF/30Min/60Min/90Min/120Min) c. Analog CC (OFF/CC1~4/TT1~4) d. Digital CC (OFF/CC1~4/Service1~6) e. Digital CC Style f. PIP Position (TL/TC/TR/ML/MR/BL/BC/BR) g. Rest All Setting D. TV Tuner Setup a. Tuner Mode (Cable/Air) b. Auto Search c.
Page 11
B. Audio Adjust a. Volume (0~100) b. Bass (0~100) c. Treble (0~100) d. Balance (0~100) e. Surround (ON/OFF) f. Speakers (ON/OFF) C. Special Features a. Language (English/Français/Espa ol) b. Sleep Timer (OFF/30Min/60Min/90Min/120Min) c. PIP Position (TL/TC/TR/ML/MR/BL/BC/BR) d. Rest All Setting AV COMPONENT MODE A.
Page 12
C. Special Features a. Language (English/Français/Espa ol) b. Sleep Timer (OFF/30Min/60Min/90Min/120Min) c. Analog CC (OFF/CC1~4/TT1~4) d. PIP Position (TL/TC/TR/ML/MR/BL/BC/BR) e. Rest All Setting D. Parental Control a. Parental Lock Enable (ON/OFF) b. TV Rating c. Move Rating d. Block Unrated TV (NO/Yes) e.
Page 13
C. Special Features a. Language (English/Français/Espa ol) b. Sleep Timer (OFF/30Min/60Min/90Min/120Min) c. PIP Position (TL/TC/TR/ML/MR/BL/BC/BR) d. Rest All Setting CONFIDENTIAL – DO NOT COPY Page 3-5 File No. SG-0198...
Chapter 5 Pin Assignment The TFT LCD analog display monitors use a 15 Pin Mini D-Sub connector as video input source. Description Green Blue Ground Ground R-Ground G-Ground B-Ground +5V for DDC Ground No Connection (SDA) H-Sync (Composite Sync) V-Sync (SCL) CONFIDENTIAL –...
Page 17
Four-Pin mini DIN S-Video Connector Pin Assignment b. Signal Level Video (Y): Analog 0.1Vp-p/75 Video (C): Analog 0.286p-p/75 Sync (H+V): 0.3V below Video (Y) c. Frequency H: 15.734KHz V: 60Hz (NTSC) Signal Level Video (Y) : Analog 0.1Vp-p/75 Video (C) : Analog 0.286p-p/75 Sync (H+V): 0.3V below Video (Y) Frequency H: 15.734Khz...
Page 18
RGB Signal: a. Sync Type TTL (Separate / Composite) or Sync. On Green b. Sync polarity Positive or Negative c. Video Amplitude RGB: 0.7Vp-p d. Frequency H: support to 30K~70KHz V: support to 50~85Hz Pixel Clock: support to 110MHz HDMI Signal (HDMI): a.
Chapter 7 Theory of Circuit Operation The operation of D-SUB 15pin route The D-SUB 15pin is input analog signal to the MTK8202 transfer A/D converter then generates the vertical and horizontal timing signals for display device. The operation of HDMII CON route The HDMI 1&2 CON is input digital signal to the PI3HDMI412FT switch output signal is process to the MT8293.
Page 21
MT8202 Application MT8202 is a highly integrated video and audio single chip processor for emerging HDTV-Ready LCD TV. It includes one 3D/2D TV Decoder recovering the best image from CVBS, and in addition, its analog input also support popular S-Video, Component, VGA video source.
Page 22
1. Video input a. Input Multiplexing 1.component X2 2.composite X2 3.s-videoX1 4.HDMI X2 5.VGA X1 6.RF&DTV X1 b. Input formats: 1.support HDTV 480i/480p/720p/1080p 2.support Y/C signal 1VP-P/75 3.support Y/C signal 1VP-P/75 4.support 480i/408p/720p/1080i/1080p 5.support VGA input up to 1366x168@60HZ 6.support RF NTSC system Frequency 55~801MHZ;DTV 480i/480p/720p/1080p 2.
Page 23
1.Supporting various VGA input timings up to SXGA (1280x1024@75Hz). 2.Supporting Separate/Composite/SOG sync types Digital port 1.1 digital port supporting DVI 24-bit RGB or CCIR-656/601 digital video input format 2.1 additional 8 bit digital port for ITU656 video format 1.Dual VBI decoders for the application of V-Chip/Closed-Caption/XDS/ Teletext/WSS/VPS 2.Supporting external VBI decoder by YPrPb input 3.VBI decoder up to 1000 pages Teletext.
Page 24
BOLOCK DIAGRAM 4. 2D-Graphic/OSD processor Embedded two backend RGB domain OSD planes and one YUV domain OSD plane. to support Main/PIP Teletext/Close-caption functions together with setup menu 1.Supporting alpha blending among these two planes and video 2.Supporting Text/Bitmap decoder 3.Supporting line/rectangle/gradient fill 4.Supporting bitblt 5.Supporting color Key function 6.Supporting Clip Mask...
Page 25
5. Microprocessor interface When power is supplied and power key is pressed then the rest circuit lets Reset to low state that will reset the MTK8202 to initial state. After that the Reset will transits to high state and the MTK8202 start to work that microprocessor executes the programs and configures the internal registers.
Page 26
6. Video processor 1.Color Management Fully 10-bit processing to enhance the video quality Advanced flesh tone and multiple-color enhancement. (For skin, sky, and grass…) Gamma/anti-Gamma correction Advanced Color Transient Improvement (CTI) Saturation/hue adjustment 2.Contrast/Brightness/Sharpness Management Sharpness and DLTI/DCTI Brightness and contrast adjustment Black level extender White peak level limiter Adaptive Luma/Chroma management...
Page 27
6.Seamless performance comparing demonstration function Support Left/Right video processing comparing function without additional resources (DRAM…) for customers’ demonstration All the video functions (De-interlace/3D comb/NR/Flesh tone/CTI) can be included 7. DRAM Usage 1.For features of 8202, Dual for enhance features support, and single 8x16 DDR for simple function support Lists are the comparison chart between function support lists of (2xDDR) and (1xDDR) 2.For single DDR, 8202 only support 1080i bob mode de-interlacing.
Page 28
8.DDR SDRAM (V58C2128164SBI5) Application Page 7-9 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 29
Pin description Page 7-10 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 30
Command Truth Table 1. Power-Up Functional Description The following sequence is required for POWER UP. 1. Apply power and attempt to maintain CKE at a low state (all other inputs may be undefined.) - Apply VDD before or at the same time as VDDQ. - Apply VDDQ before or at the same time as VTT &...
Page 31
2. Mode Register Set (MRS) The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency, addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for a variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after EMRS setting for proper DDR SDRAM operation.
Page 32
3. Precharge The Auto Precharge operation can be issued by having column address A10 high when a Read or Write command is issued. If A10 is low when a Read or Write command is issued, then normal Read or Write burst operation is executed and the bank remains active at the completion of the burst sequence.
Page 33
4. Bank Activate Command The Bank Activate command is issued by holding CAS and WE high with CS and RAS low at the rising edge of the clock. The DDR SDRAM has four independent banks, so two Bank Select addresses (BA0 and BA1) are supported. The Bank Activate command must be applied before any Read or Write operation can be executed.
Page 34
5. Read Operation With the DLL enabled, all devices operating at the same frequency within a system are ensured to have the same timing relationship between DQ and DQS relative to the CK input regardless of device density, process variation, or technology generation. The data strobe signal (DQS) is driven off chip simultaneously with the output data (DQ) during each read cycle.
Page 35
7.Precharge Timing During Write Operation Precharge timing for Write operations in DRAMs requires enough time to satisfy the write recovery requirement. This is the time required by a DRAM sense amp to fully store the voltage level. For DDR SDRAMs, a timing parameter (tWR) is used to indicate the required amount of time between the last valid write operation and a Precharge command to the same bank.
Page 36
9. Burst Write Operation The Burst Write command is issued by having CS, CAS, and WE low while holding RAS high at the rising edge of the clock. The address inputs determine the starting column address. The memory controller is required to provide an input data strobe (DQS) to the DDR SDRAM to strobe or latch the input data (DQ) and data mask (DM) into the device.
Page 37
MX29LV160BTTC (Flash) Application The MX29LV800T/B & MX29LV800AT/AB is a 8-mega bit Flash memory organized as 1M bytes of 8 bits or 512K words of 16 bits. MXIC's Flash memories offer the most cost-effective and reliable read/write non-volatile random access memory. The MX29LV800T/B & MX29LV800AT/AB is packaged in 44-pin SOP, 48-pin TSOP, and 48-ball CSP.
Page 38
BLOCK DIAGRAM 1. COMMAND DEFINITIONS Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to the read mode. Table 5 defines the valid register command sequences.
Page 39
2. WRITE COMMANDS/COMMAND SEQUENCES To program data to the device or erase sectors of memory, the system must drive WE and CE to VIL, and OE to VIH. The device features an Unlock Bypass mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a byte, instead of four.
Page 40
Figure 1 3. READ/RESET COMMAND The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data. The device remains enabled for reads until the command register contents are altered. If program-fail or erase-fail happen, the write of F0H will reset the device to abort the operation.
Page 41
4. READING ARRAY DATA The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Automatic Program or Automatic Erase algorithm. After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode.
Page 42
BLOCK DIAGRAM 1. Audio sample rate The master clock forWM8776 supports DAC and ADC audio sampling rates 256fs to 768fs, where fs is the audio sample frequency (DACLRC or ADCLRC) typically 32KHZ, 44.1KHZ, 48KHZ or 96KHZ (the DAC also supports operation at 128fs and 192fs and 192KHZ sample rate). The master clock is used to operate the digital filters and the noise shaping circuits.
Page 43
2. DIGITAL AUDIO INTERFACE 1. Slave mode The audio interfaces operations in either slave mode selectable using the MS control bit. In slave mode DIN is always an input to the WM8776 and DOUT is always an output. The default is Slave mode.
Page 44
The wm8776 has two possible device addresses, which can be selected using the CE pin In the L32 LCD TV CE pin is LOW (device address is 34h) In the L32 wm8776 has 2-wire interface Page 7-25 CONFIDENTIAL – DO NOT COPY File No.
Page 45
MT8293 Application The MT8293 provides a complete solution for receiving HDMI compliant digital audio and video. Specialized audio and video processing is available within the MT8293 to easily and cost effectively adds HDMI capability to consumer electronics devices such as digital TVs, plasma displays, LCD TVs and projectors.
Page 46
1. TMDS Digital Core The core performs 10-to-8-bit TMDS decoding on the audio and video received from the three TMDS differential data lines along with a TMDS differential clock. The TMDS core supports link clock rates to 165MHZ, including CE modes to 720P/1080I/1080P. 2.
Page 47
The receiver can also process the video data before it is output as show below figure 5. I c Interface to Display Controller The Controller I c interface (CSDA, CSCL) on the MT8293 is a slave interface capable of running up to 400KHZ.
Page 48
Block diagram 1. Input configuration The TDA8946AJ inputs can be driven symmetrical (floating) as well as asymmetrical. In the asymmetrical mode one input pin is connected via a capacitor to the signal source and the other input is connected to the signal ground. The signal ground should be as close as possible to the SVR (electrolytic) capacitor ground.
Page 49
2. Output power measurement The output power as a function of the supply voltage is measured on the output pins at THD = 10%,in the L32 LCD TV Vcc=12V so we can see as shown in the following figure output about 7W Page 7-30 CONFIDENTIAL –...
Page 50
3. Mode selection In the L32 LCD TV TDA8946AJ has two functional modes, which can be selected by applying the proper DC voltage to pin MODE. 1. Mute — In this mode the amplifier is DC-biased but not operational (no audio output). This allows the input coupling capacitors to be charged to avoid pop-noise.
Page 51
General Feature List : 1 . Host CPU: 1. ARM 926EJ 2.16K I-Cache and 16K D-Cache 3. 8K Data TCM and 8K instruction 4. JTAG ICE interface 5. Watch Dog timers 2 . Transport Demuxer : 1. Support 3 independent transport stream inputs 2.
Page 52
7 . Video Processing : 1. Advanced Motion adaptive de-interlace on SDTV resolution. 2. Support clip 3. 3:2/2:2 pull down source detection. 4. Arbitrary ratio vertical/horizontal scaling of video , from 1/15X to 16X. 5. Support Edge preserve. 6. Support horizontal edge enhancement. 7.
Page 53
12 . DRAM Controller : 1. Support 64Mb to 1Gb DDR DRAM devices. 2. Configurable 32/64 bit data bus interface. 3. Support DDR266 , DDR333 , DDR400 , JEDEC specification compliant SDRAM. 13 . Peripheral Bus Interface : 1. Support NOR/NAND flash. 2.
Page 54
16 . IC Outline : 1. 471 Pin BGA Package. 2. 3.3V/1.2V dual Voltage. MX29LV320BTTC (Flash) Application : The MX29LV320AT/B is a 32-mega bit Flash memory organized as 4M bytes of 8 bits and 2M words of 16 bits. MXIC's Flash memories offer the most cost-effective and reliable read/write non-volatile random access memory.
Page 55
Page 7-36 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 56
BLOCK DIAGRAM Page 7-37 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 57
BUS OPERATION--1 Legend: L=Logic LOW=VIL, H=Logic High=VIH, VID=12.0 0.5V, V HH=11.5-12.5V, X=Don't Care, AIN=Address IN, DIN=Data IN,DOUT=Data OUT Notes: 1. When the WP/ACC pin is at VHH, the device enters the accelerated program mode. See "Accelerated Program Operations" for more information. 2.The sector group protect and chip unprotect functions may also be implemented via programming equipment.
Page 58
BUS OPERATION--2 Notes: 1.Code=00h means unprotected, or code=01h protected. 2.Code=99 means factory locked, or code=19h not factory locked. WRITE COMMANDS/COMMAND SEQUENCES To program data to the device or erase sectors of memory , the system must drive WE and CE to VIL, and OE to VIH.An erase operation can erase one sector, multiple sectors , or the entire device.
Page 59
TABLE A. MX29LV320AT/B COMMAND DEFINITIONS Legend: X=Don't care RA=Address of the memory location to be read. RD=Data read from location RA during read operation. PA=Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE or CE pulse. PD=Data to be programmed at location PA.
Page 60
STANDBY MODE MX29LV320AT/B can be set into Standby mode with two different approaches. One is using both CE and RESET pins and the other one is using RESET pin only. When using both pins of CE and RESET, a CMOS Standby mode is achieved with both pins held at Vcc ±0.3V.
Page 61
If RESET is asserted during a program or erase operation, the RY/BY pin remains a "0" (busy) until the internal reset operation is complete, which requires a time of tREADY (during Embedded Algorithms). The system can thus monitor RY/BY to determine whether the reset operation is complete.
Page 62
WRITE OPERATION STATUS The device provides several bits to determine the status of a write operation: Q2, Q3, Q5, Q6, Q7, and RY/BY.Table B and the following subsections describe the functions of these bits. Q7, RY/BY, and Q6 each offer a method for determining whether a program or erase operation is complete or in progress.
Page 63
Fig C. COMMAND WRITE OPERATION Fig D. READ TIMING WAVEFORMS Page 7-44 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 64
Fig E. RESET TIMING WAVEFORM Page 7-45 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 65
DDR SDRAM (NT5DS16M16CS-5T) Application: Functional Description The 256Mb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 268, 435, 456 bits. The 256Mb DDR SDRAM is internally configured as a quad-bank DRAM. The 256Mb DDR SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double-data-rate architecture is essentially a 2n prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O pins.
Page 66
Pin Configuration - 400mil TSOP II (x4 / x8 / x16) Page 7-47 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 67
Mode Register Operation Operating Mode The normal operating mode is selected by issuing a Mode Register Set Command with bits A7-A12 to zero, and bits A0-A6 set to the desired values. A DLL reset is initiated by issuing a Mode Register Set command with bits A7 and A9-A12 each set to zero, bit A8 set to one, and bits A0-A6 set to the desired values.
Page 68
Extended Mode Register The Extended Mode Register controls functions beyond those controlled by the Mode Register; these additional functions include DLL enable/disable, bit A0; output drive strength selection, bit A1; and QFC output enable/disable, bit A2 (NTC optional). These functions are controlled via the bit settings shown in the Extended Mode Register Definition.
Page 69
Truth Table a: Commands 1. CKE is high for all commands shown except Self Refresh. 2. BA0, BA1 select either the Base or the Extended Mode Register (BA0 = 0, BA1 = 0 selects Mode Register; BA0 = 1, BA1 = 0 selects ,Extended Mode Register; other combinations of BA0-BA1 are reserved;...
Page 70
Read The Read command is used to initiate a burst read access to an active (open) row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-Ai, Aj (where [i = 9, j = don’t care] for x8;...
Page 71
The procedure for exiting self refresh requires a sequence of commands. CK (and CK) must be stable prior to CKE returning high. Once CKE is high, the SDRAM must have NOP commands issued for tXSNR because time is required for the completion of any internal refresh in progress. A simple algorithm for meeting both refresh and DLL requirements is to apply NOPs for 200 clock cycles before applying any other command.
Page 72
Random Read Accesses: CAS Latencies (Burst Length = 2, 4 or 8) Page 7-53 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Page 73
Read Command Writes Write bursts are initiated with a Write command, as shown in timing figure Write Command on following: The starting column and bank addresses are provided with the Write command, and Auto Precharge is either enabled or disabled for that access. If Auto Precharge is enabled, the row being accessed is precharged at the completion of the burst.
Page 74
The time between the Write command and the first corresponding rising edge of DQS (tDQSS) is specified with a relatively wide range (from 75% to 125% of one clock cycle), so most of the Write diagrams that follow are drawn for the two extreme cases (i.e. tDQSS(min) and tDQSS(max)). Timing figure Write Burst (Burst Length = 4) on page 33 shows the two extremes of tDQSS for a burst of four.
Page 75
Data Input (Write) Data Output (Read) Page 7-56 CONFIDENTIAL – DO NOT COPY File No. SG-0198...
Chapter 9 Trouble shooting MONITOR DISPLAY NOTHING (PC MODE) Start Is Power board output +5V? LED is lighted Is J7 connector good? Is DC-DC OK? Is U6&U4 (3.3V) working ok? It is in power saving Check video cable Is the timing supported? LED is lighting? Check sync input Check VGASOG rout if analog...
Page 91
(TV, COMPOSITE VIDEO1, 2, S-VIDEO) IS NOT DISPLAY CORRECTLY Start 1.Check video Input signal good? 2.Check DVD player 1.Check P2&P12 signal 2.Check signal between P2 and U11 (IF AV1/AV2 mode) 3.Check Tuner &U11 (IF TV mode) U11 input correct? 4.Check P12 (IF S-Video) 5.Check U11 POWER +3.3V 6.Check Y1 is OK? 1.Check signal between U20 and...
Page 92
(COMPONENT1, 2) IS NOT DISPLAY CORRECTLY Start 1.Check video Input signal good? 2.Check host’s setting 1.Check signal between P4 2.Check power 12V& 5v P4 input correct? 1.Check signal between U11&P4 U11 input correct? 2.Check U11 Clock (27MHZ) 1.Check U11 2.Check U11 power 3.3V&1.25v&1.8v LVDS output correct ? 1.Is J5 connected good? 2.Is panel working ok?
Page 93
HDMI ) IS NOT DISPLAY CORRECTLY Start 1.Check video Input signal good? 2.Check host’s setting 1.Check p10&p11 connect U31 input correct? 2.Check signal between U31 and U19 1.Check U11 power 2.Check between signal U19 and U11 U11 no data out ? 3.Check U19 clock 27MHZ 1.Is J6 connected good? 2.Is panel working ok?
Page 94
TROUBLE OF DC-DC CONVERTER Start The voltage is about + 5V 1.Check power board J7 PIN10,11,12 2.Check power cable connection J7 The voltage is about + 12V while power switch on J7 PIN 2,3,4 1.J7 connection good 2.Check J7 Pin1 is up to 3V? 3.Check power board The voltage is about +5V while power switch on...
Page 95
TROUBLE OF DDC READING Start Support DDC1/2B 1.Analog cable ok? 2.Check signal (U20 to P3) Analog DDC OK? 3.Check U20 Voltage 4.Is compliant protocol? Support DDC1/2B 1.Analog cable ok? 2.Check signal (U32 to P10) HDMIDDC OK? 3. Check signal (U34 to P11) 4.Is compliant protocol? Page 9-6 CONFIDENTIAL –...
Chapter 10 Block Diagram System Block Diagram 42” WXGA panel Digital Video bus AC IN Power Board Speakers Main Board DTU1 DP1 P8 P11 P12 P2 P13 Keypad/IR Board RF SPDIF RJ11 HDMI1 HDMI2 RCAX2 YPbPr RCA VGA PHONE S-video RCA OUT The TV system block diagram is powered by power board that transforms AC source of 100V~240V AC +/- 10% @ 50/60 HZ into DC 5V &...
Page 97
The purpose is process the input audio signal to control volume, bass, treble, surround, and balance. The HDMI video and audio is must transmitting to MT8293 processed then TMDS signal to the MTK8202 generates the vertical and horizontal timing signals for display device. All functions are controllable by the main board. Plus, all functions in the IC boards are programmable using I2C Bus.
Page 105
ITEM LOCATION PART NO. DESCRIPTION Q’TY 3420-0012-0150 MAIN BD ASS'Y L42 HDTV10A (HDCP) 3420-0012-0156 DISPLAY BD ASS'Y L42 HDTV10A 3642-0012-0189 IR BD ASS'Y L42 HDTV10A CONFIDENTIAL – DO NOT COPY Page 12-4 File No. SG-0198...
Page 106
3842-0042-0301 PDP BASE ASS'Y PD-42L (HIPS, 877C) ITEM LOCATION PART NO. DESCRIPTION Q’TY 1701-0520-2010 BASE COVER (PD-42L)(HIPS, 877C) 1701-1000-0520 FOOT (PORON)(20mm*15mm*2.0mm)(PD-42L) 1712-0100-8981 BASE FRAME (PD-42L)(SPGC T=2.5mm) 1712-0100-8991 BASE PLATE (PD-42L)(SECC T1.2/ 6mm) 1720-0004-0850 MAC. SCREW-MB M4.0*8.0L, BLK-Ni 1721-3003-0920 TAP. SCREW-MF M3.0*9.0L, Ni CONFIDENTIAL –...
Page 107
3420-0012-0150 MAIN BD ASS'Y L42 HDTV10A (HDCP) ITEM LOCATION PART NO. DESCRIPTION Q’TY 342000120150A MAIN BD ASS'Y L42 HDTV10A AI 342000120150M MAIN BD ASS'Y L42 HDTV10A MI 342000120150S MAIN BD ASS'Y L42 HDTV10A SMD CONFIDENTIAL – DO NOT COPY Page 12-6 File No.
Page 152
3642-0012-0146 LCD CONNECTOR BD ASS'Y (GV42L) ITEM LOCATION PART NO. DESCRIPTION Q’TY PCB CONN. BD FR4 27*30*1.6t S (GV42L 0171-3870-0132 HDTV)(1:20) DIN JACK HOLDER (GV42L HDTV)(SPTE 1712-0500-1630 T=0.5mm) 0300-3050-0010 DIN 5PIN SOCKET+SHIELD (2DJ-0065PSA2) L-F 0451-2500-0243 WAFER 2.50mm 2P 90' KINK (A2501WR2-2P) L-F CONFIDENTIAL –...
Page 153
3642-0012-0150 MAIN BD ASS'Y GV42L HDTV (HDCP) ITEM LOCATION PART NO. DESCRIPTION Q’TY 364200120150A MAIN BD ASS'Y GV42L HDTV AI 364200120150M MAIN BD ASS'Y GV42L HDTV MI 364200120150S MAIN BD ASS'Y GV42L HDTV SMD CONFIDENTIAL – DO NOT COPY Page 12-7 File No.
Need help?
Do you have a question about the L42HDTV10A and is the answer not in the manual?
Questions and answers