Motorola 700 Series Installation And Use Manual page 84

Embedded controller
Table of Contents

Advertisement

Debugger General Information
Type of Memory Present
3
A single DRAM mezzanine
A single SRAM mezzanine
A DRAM mezzanine stacked with an SRAM
mezzanine
Two DRAM mezzanines stacked
3-14
DRAM can be ECC or parity type. DRAM mezzanines are mapped
in contiguously starting at zero ($00000000), largest first. With two
mezzanines of the same size but different type, parity DRAM is
mapped to the selected base address and the ECC mezzanine will
follow. If both are ECC type, the bottom one is first.
The 162Bug requires 2KB of NVRAM for storage of board
configuration, communication, and booting parameters. This
storage area begins at $FFFC16F8 and ends at $FFFC1EF7 (for
details, refer to the maps in the MVME162LX Embedded Controller
Programmer's Reference Guide).
162Bug requires a minimum of 64KB of contiguous read/write
memory to operate. The
memory is located. Regardless of where the onboard RAM is
located, the first 64KB is used for 162Bug stack and static variable
space and the rest is reserved as user space. Whenever the
MVME162LX is reset, the target PC is initialized to the address
corresponding to the beginning of the user space, and the target
stack pointers are initialized to addresses within the user space,
with the target Interrupt Stack Pointer (ISP) set to the top of the user
space.
Default
DRAM Base
Address
$00000000
N/A
$00000000
$00000000
command controls where this block of
ENV
Default SRAM
Base Address
$FFE00000
(onboard
SRAM)
$00000000
$E1000000
$FFE00000
(onboard
SRAM)

Advertisement

Table of Contents
loading

This manual is also suitable for:

800 seriesMvme162lx

Table of Contents