CHAPTER 3 THEORY OF OPERATION
HL-1250
A Fujitsu 32bit RISC CPU, MB86832 (SPARC lite) is built in the ASIC. While the CPU is driven
with a clock frequency of 33 MHz in the user logic block, it itself runs at 66 MHz, which is
generated by multiplying the source clock by two.
The functions of the interface block communication with external devices are described below;
(1) IEEE1284
Stores the data received from the PC into DRAM as controlled by the DMA controller. It is
applicable to both normal receiving and bi-directional communication (nibble mode, byte
mode, ECP mode).
(2) USB interface
Stores the data received from the PC into DRAM as controlled by the DMA controller. The
transmission speed is 12Mbps.
(3) Engine GA transfer circuit
Communicates with the engine GA by a full-duplex synchronous serial method. The
communication speed is 2Mbps.
3-6